## FEATURES

■ Dual 2:1 multiplexer
■ Guaranteed AC performance over temp and voltage:

- DC-to > 3.2Gbps data rate throughput
- <600ps In-to-Out $\mathrm{t}_{\text {pd }}$
- < 150ps $\mathrm{t}_{\mathrm{r}} / \mathrm{t}_{\mathrm{f}}$

Ultra-low jitter design:

- $<1 \mathrm{ps}_{\text {RMS }}$ random jitter
- < 10ps ${ }_{\text {pp }}$ deterministic jitter
- <10ps ${ }_{\text {pp }}$ total jitter (clock)
- $<0.7 \mathrm{ps}_{\text {RMS }}$ crosstalk-induced jitter
$\square$ Unique input isolation design minimizes crosstalk
■ Internal input termination
- Unique input termination and $\mathrm{V}_{\mathrm{T}}$ pin accepts DC-Coupled and AC-coupled inputs (LVDS, LVPECL, CML)

■ 350mV LVDS output swing
■ CMOS/TTL compatible MUX select
■ Power supply $2.5 \mathrm{~V} \pm 5 \%$
■ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range
$\square$ Available in 32 -pin ( $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ ) MLF ${ }^{\circledR}$ package

## APPLICATIONS

■ Redundant clock/data switchover
■ SONET/SDH multi-channel select applications

- Fibre Channel applications

■ GigE applications

## Precision Edge ${ }^{\circledR}$

## DESCRIPTION

The SY89542U includes two precision, high-speed 2:1 differential Muxes with LVDS ( 350 mV ) compatible outputs with a guaranteed data rate throughput of 3.2Gbps over temperature and voltage.

The SY89542U differential inputs include a unique, 3-pin internal termination that allows access to the termination network through a $\mathrm{V}_{\mathrm{T}}$ pin. This feature allows the device to easily interface to different logic standards, both AC- and DC-coupled without external resistor-bias and termination networks. The result is a clean, stub-free, low jitter interface solution.

The SY89542U operates from a single 2.5 V supply, and is guaranteed over the full industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$. For applications that require a 3.3 V supply, consider the SY89543L. The SY89542U is part of Micrel's Precision Edge ${ }^{\circledR}$ product family.

All support documentation can be found on Micrel's web site at www.micrel.com.

## FUNCTIONAL BLOCK DIAGRAM



Precision Edge is a registered trademark of Micrel, Inc.
MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

## PACKAGE/ORDERING INFORMATION



32-Pin MLF ${ }^{\circledR}$

Ordering Information ${ }^{(1)}$

| Part Number | Package <br> Type | Operating <br> Range | Package <br> Marking | Lead <br> Finish |
| :--- | :---: | :---: | :---: | :---: |
| SY89542UMI | MLF-32 | Industrial | SY89542U | Sn-Pb |
| SY89542UMITR(2) $^{(2)}$ | MLF-32 | Industrial | SY89542U | Sn-Pb |
| SY89542UMG $^{(3)}$ | MLF-32 | Industrial | SY89542U with <br> Pb-Free bar-line indicator | Pb-Free <br> NiPdAu |
| SY89542UMGTR(2,3) | MLF-32 | Industrial | SY89542U with <br> Pb-Free bar-line indicator | Pb-Free <br> NiPdAu |

## Notes:

1. Contact factory for die availability. Dice are guaranteed at $T_{A}=25^{\circ} \mathrm{C}$, DC electricals only.
2. Tape and Reel.
3. Recommended for new designs.

## PIN DESCRIPTION

| Pin Number | Pin Name | Pin Function |
| :---: | :---: | :---: |
| $\begin{gathered} 4,2,32,30 \\ 27,25,23,21 \end{gathered}$ | INAO, /INAO, INA1, /INA1, INB0, /INB0, INB1, /INB1 | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-coupled signals as small as 100 mV . Each pin of a pair internally terminates to a $\mathrm{V}_{\mathrm{T}}$ pin through $50 \Omega$. Note that these inputs will default to an indeterminate state if left open. Unused differential input pairs can be terminated by connecting one input to $\mathrm{V}_{\mathrm{CC}}$ and the complementary input to $G N D$ through a $1 \mathrm{k} \Omega$ resistor. The $\mathrm{V}_{\mathrm{T}}$ pin is to be left open in this configuration. Please refer to the "Input Interface Applications" section for more details. |
| 3, 31, 26, 22 | VTA0, VTA1, VTB0, VTB1 | Input Termination Center-Tap: Each side of the differential input pair, terminates to a $\mathrm{V}_{\mathrm{T}}$ pin. The $\mathrm{V}_{\mathrm{TA} 0}, \mathrm{~V}_{\mathrm{TA} 1}, \mathrm{~V}_{\mathrm{TB} 0}, \mathrm{~V}_{\mathrm{TB} 1}$ pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. |
| 6, 19 | SELA, SELB | These single-ended TTL/CMOS-compatible inputs select the inputs to the multiplexers. Note that these inputs are internally connected to a $25 \mathrm{k} \Omega$ pull-up resistor and will default to logic HIGH state if left open. Input switching threshold is $\mathrm{V}_{\mathrm{CC}} / 2$. |
| $\begin{gathered} 1,5,8,17,20, \\ 24,28,29 \end{gathered}$ | VCC | Positive Power Supply: Bypass with $0.1 \mu \mathrm{~F} \\| 0.01 \mu \mathrm{~F}$ low ESR capacitors. The $0.01 \mu \mathrm{~F}$ capacitor should be as close to $\mathrm{V}_{\mathrm{CC}}$ pin as possible. |
| 10, 11, 14, 15 | $\begin{aligned} & \text { QA, /QA, } \\ & \text { QB, /QB } \end{aligned}$ | Differential Outputs: This differential LVDS output pair provides a copy of the selected input. It is a logic function of the INA0, INA1, INB0, INB1 and SELA and SELB inputs. Please refer to the "Truth Table" for details. Unused output pairs must be terminated with $100 \Omega$ across the differential pair. |
| $7,9,12,13,16,18$ | GND, Exposed pad | Ground: Ground pin and exposed pad must be connected to the same ground plane. |


Operating Ratings ${ }^{(2)}$
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) 2.375 V to 2.625 V
Ambient Temperature ( $\mathrm{T}_{\mathrm{A}}$ )

$\qquad$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Package Thermal Resistance ${ }^{(4)}$$\mathrm{MLF}^{\oplus}\left(\theta_{\mathrm{JA}}\right)$Still-Air.$35^{\circ} \mathrm{C} / \mathrm{W}$
500lfpm ..... $28^{\circ} \mathrm{C} / \mathrm{W}$
$\mathrm{MLF}^{\circledR}\left(\psi_{\mathrm{JB}}\right)$
Junction-to-Board ..... $20^{\circ} \mathrm{C} / \mathrm{W}$

## DC ELECTRICAL CHARACTERISTICS(5)

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; Unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Power Supply |  | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | No Load, Max. $\mathrm{V}_{\mathrm{CC}}{ }^{(6)}$ |  | 70 | 95 | mA |
| R DIFF_IN | Differential Input Resistance (IN-to-/IN) |  | 80 | 100 | 120 | $\Omega$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance (IN-to-VT, /IN-to-VT) |  | 40 | 50 | 60 | $\Omega$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (IN, /IN) |  | 1.2 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (IN, /IN) |  | 0 |  | $\mathrm{V}_{1 \mathrm{H}^{-0.1}}$ | V |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Swing (IN, /IN) | Notes 7 | 0.1 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| V ${ }_{\text {DIFF_IN }}$ | Differential Input Voltage Swing $\|\mathrm{IN}-/ \mathrm{IN}\|$ | Notes 7 | 0.2 |  |  | V |
| IN-to- $\mathrm{V}_{\mathrm{T}}$ | Voltage from Input to $\mathrm{V}_{\mathrm{T}}$ |  |  |  | 1.8 | V |

## Notes:

1. Permanent device damage may occur if "Absolute Maximum Ratings" are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to "Absolute Maximum Ratings" conditions for extended periods may affect device reliability.
2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
3. Due to the limited drive capability use for input of the same package only.
4. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. $\Psi_{J B}$ uses 4-layer $\theta_{\mathrm{JA}}$ in still-air unless otherwise stated.
5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
6. Includes current through internal $50 \Omega$ pull-ups.
7. See "Single-Ended and Differential Swings" section for $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {DIFF_IN }}$ definition.

## LVDS OUTPUTS DC ELECTRICAL CHARACTERISTICS ${ }^{(9)}$

$V_{C C}=2.5 \mathrm{~V} \pm 5 \% ; T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{L}}=100 \Omega$ across Q and $/ \mathrm{Q}$, unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OH }}$ | Output HIGH Voltage (Q, /Q) | See Figure 5a |  |  | 1.475 |
| $\mathrm{~V}_{\text {OL }}$ | Output LOW Voltage (Q, /Q) | See Figure 5a | V |  |  |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing (Q, /Q) | See Figures 1a, 5a | 0.925 |  |  |
| $\mathrm{~V}_{\text {DIFF-OUT }}$ | Differential Output Voltage Swing <br> \|Q $-/ \mathrm{Q} \mid$ | See Figure 1b | 250 | 350 | V |
| $\mathrm{~V}_{\text {OCM }}$ | Output Common Mode Voltage <br> $(\mathrm{Q}, / \mathrm{Q})$ | See Figure 5b | 500 | 700 | mV |
| $\Delta \mathrm{V}_{\text {OCM }}$ | Change in Common Mode Voltage <br> $(\mathrm{Q}, / \mathrm{Q})$ | See Figure 5b | 1.125 | mV |  |

## LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS ${ }^{(9)}$

$\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 2.0 |  | $\mathrm{~V}_{\mathrm{CC}}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  | V |  |
| $\mathrm{I}_{\mathrm{IH}}$ | Input HIGH Current |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Input LOW Current |  |  | 40 | $\mu \mathrm{~A}$ |

## Note:

9. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC ELECTRICAL CHARACTERISTICS(10)

$V_{C C}=2.5 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{L}}=100 \Omega$ across Q and $/ \mathrm{Q}$, unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | NRZ Data | 3.2 |  |  | Gbps |
|  |  | $\mathrm{V}_{\text {OUT }}>200 \mathrm{mV}$ ( ${ }^{\text {a }}$ |  | 4 |  | GHz |
| $t_{\text {pd }}$ | Differential Propagation Delay | IN-to-Q | 250 | 350 | 450 | ps |
|  |  | SEL-to-Q | 200 | 350 | 600 | ps |
| $\mathrm{t}_{\text {SKEW }}$ | Input-to-Input Skew <br> Bank-to-Bank Skew <br> Part-to-Part Skew | Note 11 |  |  | 20 | ps |
|  |  | Note 12 |  |  | 25 | ps |
|  |  | Note 13 |  |  | 200 | ps |
| $\mathrm{t}_{\text {JITTER }}$ | Data Random Jitter (RJ) | Note 14 |  |  | 1 | $\mathrm{ps}_{\text {RMS }}$ |
|  | Deterministic Jitter (DJ) | Note 15 |  |  | 10 | ps ${ }_{\text {PP }}$ |
|  | Clock Total Jitter (TJ) | Note 16 |  |  | 10 | ps ${ }_{\text {PP }}$ |
|  | Cycle-to-Cycle Jitter | Note 17 |  |  | 1 | $\mathrm{ps}_{\text {RMS }}$ |
|  | Crosstalk-Induced Jitter | Note 18 |  |  | 0.7 | $\mathrm{ps}_{\text {RMS }}$ |
| $t_{r}, t_{f}$ | Output Rise / Fall Time (20\% to 80\%) | At full output swing | 35 | 80 | 150 | ps |

## Notes:

10. Measured with 100mV input swing. See "Timing Diagrams" section for definition of parameters. High frequency AC-parameters are guaranteed by design and characterization.
11. Input-to-input skew is the difference in time from an input-to-output in comparison to any other input-to-output. In addition, the input-to-input skew does not include the output skew.
12. Bank-to-bank skew is the difference in time from input to the output between banks.
13. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. Total skew is calculated as the RMS (Root Mean Square) of the input skew and output skew.
14. Random jitter is measured with a K28.7 comma detect character pattern, measured at 1.25 Gbps and 3.2 Gbps .
15. Deterministic jitter is measured at 1.25 Gbps and 3.2 Gbps , with both K 28.5 and $2^{23}-1$ PRBS pattern.
16. Total jitter definition: with an ideal clock input of frequency $\leq f_{M A X}$, no more than one output edge in $10^{12}$ output edges will deviate by more than the specified peak-to-peak jitter value.
17. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, $T_{n}-T_{n-1}$ where $T$ is the time between rising edges of the output signal.
18. Crosstalk is measured at the output while applying two similar frequencies to adjacent inputs that are asynchronous with respect to each other at the inputs.

## SINGLE-ENDED AND DIFFERENTIAL SWINGS



Figure 1a. Single-Ended Voltage Swing


Figure 1b. Differential Voltage Swing

## TIMING DIAGRAM



Figure 2. Timing Diagram

## TRUTH TABLE

| INO | IN1 | SEL | $\mathbf{Q}$ | /Q |
| :---: | :---: | :---: | :---: | :---: |
| 0 | X | 0 | 0 | 1 |
| 1 | X | 0 | 1 | 0 |
| X | 0 | 1 | 0 | 1 |
| X | 1 | 1 | 1 | 0 |

## FUNCTIONAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.


TIME (600ps/div.)
2.5GHz Output


TIME (50ps/div.)

OC-12 Mask (223-1 PRBS)


TIME (270ps/div.)
3.2Gbps Data Output (223-1 PRBS)


TIME (80ps/div.)
1.6GHz Output


TIME (80ps/div.)
3.2GHz Output


TIME (40ps/div.)


TIME (67ps/div.)


## INPUT AND OUTPUT STAGE INTERNAL TERMINATION



Figure 3. Simplified Differential Input Stage

INPUT INTERFACE APPLICATIONS


Figure 4a. CML Interface (DC-Coupled)


Figure 4b. CML Interface (AC-Coupled)

Figure 4e. LVDS Interface



Figure 4c. LVPECL
terface (DC-Coupled)
Figure 4c. LVPECL
Interface (DC-Coupled)

Figure 4d. LVPECL Interface (AC-Coupled)


## OUTPUT INTERFACE APPLICATIONS

LVDS specifies a small swing of 350 mV typical, on a nominal 1.25 V common mode above ground. The common mode voltage has tight limits to permit large variations in


Figure 5a. LVDS Differential Measurement
ground between an LVDS driver and receiver. Also, change in common mode voltage, as a function of data input, is kept to a minimum, to keep EMI low.


Figure 5b. LVDS Common Mode Measurement

## RELATED MICREL PRODUCTS AND SUPPORT DOCUMENTATION

| Part Number | Function | Data Sheet Link |
| :--- | :--- | :--- |
| SY89543L | 3.3V, 3.2Gbps Dual, Differential 2:1 LVDS <br> Multiplexer with Internal Input Termination | http://www.micrel.com/_pdf/HBW/sy89543I.pdf |
| SY89544U | 2.5V, 3.2Gbps 4:1 LVDS Multiplexer with Internal <br> Input Termination | http://www.micrel.com/_pdf/HBW/sy89544u.pdf |
| SY89545L | 3.3V, 3.2Gbps 4:1 LVDS Multiplexer with Internal <br> Input Termination | http://www.micrel.com/_pdf/HBW/sy89545I.pdf |
| SY89546U | 2.5V 3.2Gbps, Differential 4:1 LVDS Multiplexer <br> with 1:2 Fanout and Internal Input Termination | http://www.micrel.com/_pdf/HBW/sy89546u.pdf |
| SY89547L | 3.3V 3.2Gbps, Differential 4:1 LVDS Multiplexer <br> with 1:2 Fanout and Internal Input Termination | http://www.micrel.com/_pdf/HBW/sy89547I.pdf |
|  | MLF ${ }^{\circledR}$ Application Note | www.amkor.com/products/notes_papers/LF_AppNote_0902.pdf |
| HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml |

## 32-PIN MicroLeadFrame ${ }^{\circledR}$ (MLF-32)




NDTE।

1. ALL DIMENSIDNS ARE IN MILLIMETERS.
2. MAX, PACKAGE WARPAGE IS 0.05 mm .
3. MAXIMUM ALLDWABE BURRS IS 0.076 mm IN ALL DIRECTIDNS.
4. PIN \#1 ID CN TロP WILL BE LASER/INKK MARKED.

PCB Thermal Consideration for 32-Pin MLF ${ }^{\circledR}$ Package (Always solder, or equivalent, the exposed pad to the PCB)

## Package Notes:

1. Package meets Level 2 qualification.
2. All parts are dry-packaged before shipment.
3. Exposed pads must be soldered to a ground for proper thermal management.

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 wEB http://www.micrel.com
The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

